# 08 Multiplexers, Decoders, Demultiplexers

21-139

Sections 3.7, 3.8, 3.9

#### Parity Generators and Checkers

- A parity bit can be added to n-bit code to produce an n + 1 bit code:
  - Add odd parity bit to generate code words with even parity
  - Add even parity bit to generate code words with odd parity

#### Example: n = 3.

- 1. Generate even parity code words of length 4 with odd parity generator
- 2. Check even parity code words of length 4 with odd parity checker



Operation: 
$$(X,Y,Z) = (0,0,1)$$
 gives  $(X,Y,Z,P) = (0,0,1,1)$  and  $E = 0$ .

If Y changes from 0 to 1 between generator and checker, then E=1 indicates an error.

#### Selecting

- Selection of data is a critical function
- Circuits that perform selection have:
  - 1. A set of data inputs from which to select
  - 2. A single output
  - 3. A set of control lines for making the selection



# Multiplexers



- A multiplexer selects information from an input line and directs the information to an output line
- A typical multiplexer has n control inputs  $(S_{n-1}, ... S_0)$  called selection inputs,  $2^n$  information inputs  $(I_2^n_{-1}, ... I_0)$ , and one output Y
- A multiplexer can be designed to have m information inputs with  $m < 2^n$  as well as n selection inputs

#### Selecting -> Multiplexers

#### A multiplexer has

```
n control inputs (S_{n-1}, ... S_0) or selection inputs, 2^n data inputs (I_{2^{n-1}}, ... I_0), and one output Z
```



#### 2-to-1-Line Multiplexer



if S = 0, Z gets the  $I_0$ 

if S = 1, Z gets the  $I_1$  signal

 $rac{I_0}{I_1}$  signal

$$Z = S'I_0 + SI_1$$



#### 4-to-1-Line Multiplexer



$$Z = S_1'S_0'I_0 + S_1'S_0I_1 + S_1S_0'I_2 + S_1S_0I_3$$

#### 4-to-1-Line Multiplexer









# Multiplexer design approach for arbitrary Boolean functions





### Implementation with 2-to-1





#### implementation with 4-to-1



$$F = A' B' + AC$$

$$AB = 00$$

$$AB = 01$$

$$AB = 11 \text{ or } 10 \rightarrow C$$



important is choice of the "best" control variables

# implementation with 2-to-1



$$F = A' B' + AC$$







# implementation with 2-to-1



$$F = A' B' + AC$$







when C=1









- choose A, B as controls
- look at each column as a 2 variable map for CD













**AB=01** 

$$I_0 = C' + D$$

$$I_1 = C$$

$$I2 = (C \oplus D)'$$

$$I_3 = D'$$

- choose A, B as controls
- look at each column as a 2 variable map for CD







# Decoding

- Decoding the conversion of an n-bit input code to an m-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- Circuits that perform decoding are called decoders
- · Here, functional blocks for decoding are
  - called *n*-to-*m* line decoders, where  $m \le 2^n$ , and
  - generate  $2^n$  (or fewer) minterms for the n input variables

#### Used a lot for memory addressing

i.e. n-bit address on address bus gets decoded to location x in memory, where  $0 <= x < 2^n$ 

# Decoder Examples

1-to-2-Line Decoder

· 2-to-4-Line Decoder

| Α | $D_0$ | D <sub>1</sub> |     | $-D_05$          |          |
|---|-------|----------------|-----|------------------|----------|
| 0 | 1     | 0              |     | D <sub>0</sub> 3 | <b>Λ</b> |
| 1 | 0     | 1              | Α — | $-D_15$          | Α        |



 Note that the 2-4-line made up of 2 1-to-2line decoders and 4 AND gates.





given n-bits on input lines, only 1 of  $2^n$  output lines is activated (high or low)

#### Using Decoders: 16x1 RAM using 4x4 RAM Cell Array



#### Memory Access Block Diagram



Some Addr bits select row

> Some Addr bits select within row

64 x 64 Square Array

Amplifiers & Mux/Demux

#### Demultiplexers



while other outputs = 0



1 data input

2 n outputs

selected by n control lines

outputs NOT selected are = 0